

# ENGINEERING & MANAGEMENT EXAMINATIONS, JUNE - 2009 COMPUTER ARCHITECTURE AND SYSTEM SOFTWARE SEMESTER - 2

Time: 3 Hours ] [Full Marks: 70

|    |                                                                  |                     | GRO                      | UP - A     |                           |       |
|----|------------------------------------------------------------------|---------------------|--------------------------|------------|---------------------------|-------|
|    |                                                                  |                     | ( Multiple Choice        | е Туре 🤅   | (uestions)                |       |
| 1. | Choose the correct alternatives for the following:               |                     |                          |            |                           |       |
|    | i)                                                               | The                 |                          |            |                           |       |
|    |                                                                  | a)                  | zero address instruction | b)         | one address instruction   |       |
|    |                                                                  | c)                  | two address instruction  | d)         | three address instruction | . [,] |
|    | ii)                                                              | The                 | ter is to                |            |                           |       |
|    |                                                                  | a)                  | ensure fast booting      | <b>b</b> ) | reduce load on CPU regis  | ters  |
|    |                                                                  | c)                  | replace static memory    | d)         | speed up memory access    |       |
|    | iii)                                                             | iti) Object code is |                          |            |                           |       |
|    |                                                                  | a)                  | input to assembler       | b)         | output of assembler       |       |
|    |                                                                  | c)                  | intermediate code        | d)         | none of these.            |       |
|    | iv) Which of the following is not an advantage of Dynamic RAMs ? |                     |                          |            |                           |       |
|    |                                                                  | a)                  | High density             | b) .       | Low cost                  |       |
|    |                                                                  | c)                  | High speed               | d)         | No need of memory refre   | sh.   |



| v)                                                                   | DMA module can communicate with CPU through                    |                                                                            |     |                        |  |  |  |
|----------------------------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------------------|-----|------------------------|--|--|--|
|                                                                      | a)                                                             | interrupt                                                                  | b)  | cycle stealing         |  |  |  |
|                                                                      | c)                                                             | branch instruction                                                         | d)  | none of these.         |  |  |  |
| vi)                                                                  | Th                                                             | e number of fetch operation(s) to execute instruction in immediate mode is |     |                        |  |  |  |
|                                                                      | a)                                                             | 0                                                                          | b)  | 1                      |  |  |  |
|                                                                      | c)                                                             | 2                                                                          | d)  | none of these.         |  |  |  |
| vii) A CPU has 16 bit program counter(PC). This means CPU can addres |                                                                |                                                                            |     |                        |  |  |  |
|                                                                      | a)                                                             | 16K                                                                        | b)  | 32K                    |  |  |  |
|                                                                      | c)                                                             | 64K                                                                        | d)  | 256K memory locations. |  |  |  |
| viii) The major objective in choosing page replacement policy is to  |                                                                |                                                                            |     |                        |  |  |  |
|                                                                      | a)                                                             | minimize hit ratio                                                         | b)  | reduce size of page    |  |  |  |
|                                                                      | c)                                                             | maximize hit ratio                                                         | d)  | none of these.         |  |  |  |
| ix)                                                                  | ix) The sum of (24D) <sub>16</sub> and (9 AA) <sub>16</sub> is |                                                                            |     |                        |  |  |  |
|                                                                      | a)                                                             | (BE7) <sub>16</sub>                                                        | b)  | (BE6) <sub>16</sub>    |  |  |  |
|                                                                      | c)                                                             | (AF7) <sub>16</sub>                                                        | d)  | (BE7) <sub>16</sub> .  |  |  |  |
| x) In a stack computer, there is support for                         |                                                                |                                                                            |     |                        |  |  |  |
|                                                                      | a)                                                             | PUSH and POP instruction of                                                | nly |                        |  |  |  |
|                                                                      | b)                                                             | zero address instruction only                                              |     |                        |  |  |  |
|                                                                      | c) zero address instructions, PUSH and POP                     |                                                                            |     |                        |  |  |  |
|                                                                      | d)                                                             | none of these.                                                             |     |                        |  |  |  |

### GROUP - B

# (Short Answer Type Questions)

Answer any three of the following.

 $3 \times 5 = 15$ 

2. Distinguish between Fixed point and Floating point representations.

5

- Distinguish between vectored and non-vectored interrupt. What is subroutine? 4 + 1 3.
- What are the 16-bit registers available in 8085 Microprocessor? Write about them. 4.

2 + 3

Why is 'bootstrap loader' program stored in ROM and not in RAM? 5.

5

- 6. a) What would be happen if a computer does not have any OS installed in it?
  - b) What are the differences between static memory and dynamic memory?
  - What is flash memory? c)

2 + 2 + 1

### GROUP - C

## (Long Answer Type Questions)

Answer any three of the following.

 $3 \times 15 = 45$ 

- Explain memory interleaving with diagram. 7. a)
  - Write short note about content addressable memory ( CAM ) with diagram. b)
  - c) Discuss direct mode and indirect mode of addressing of instruction with examples. 5 + 6 + 4
- What is parallel processing? 8. a)
  - What is arithmetic pipelining? b)
  - c) What is vector processing? Explain how matrix multiplication is performed using 6 + 4 + (1 + 4)vector processing.



|     | 3/ 502 | 1/SEM-2/BCA-201/09                                            |                     | O<br>Ulech |
|-----|--------|---------------------------------------------------------------|---------------------|------------|
| 9.  | D      | raw and explain a 4-bit arithmetic circuit which can perform  | the following:      |            |
|     | a)     |                                                               | tonowing :          | 18         |
|     | b)     | Add with carry                                                |                     |            |
|     | c)     | Subtract with borrow                                          |                     |            |
|     | d)     | Subtract                                                      |                     |            |
|     | e)     | Transfer of A                                                 |                     |            |
|     | f)     | Transfer A                                                    |                     |            |
|     | g)     | Increment                                                     |                     |            |
|     | h)     | Decrement.                                                    |                     |            |
| 10  | a)     | What is virtual memory? What could be the maximum size        | ze of virtual memor | у?         |
|     | b)     | Briefly explain an instruction execution cycle with proper ti | ming diagram.       |            |
|     | c)     | Explain the Booth algorithm. Illustrate with an example.      |                     |            |
|     | d)     | Briefly discuss different types of ROM.                       |                     |            |
|     | e)     | Differentiate between static RAM and dynamic RAM.             | 3+3+3+3             | + 3        |
| 11. | Writ   | e short notes on any three of the following:                  | 3 × 5 =             |            |
|     | a)     | Single-pass assembler                                         |                     |            |
|     | b)     | DMA controller                                                |                     |            |
|     | c)     | Interrupt handling                                            |                     |            |
|     | d)     | Cache memory                                                  |                     |            |
|     | e)     | Shift micro-operations.                                       |                     |            |